Join the 155,000+ IMP followers

electronics-journal.com
APPLIED MATERIALS INC. News

APPLIED MATERIALS BREAKTHROUGH IN CHIP WIRING ENABLES LOGIC SCALING TO 3NM AND BEYOND

Applied Materials, Inc. today unveiled a new way to engineer the wiring of advanced logic chips that enables scaling to the 3nm node and beyond.

APPLIED MATERIALS BREAKTHROUGH IN CHIP WIRING ENABLES LOGIC SCALING TO 3NM AND BEYOND
APPLIED MATERIALS' ENDURA® COPPER BARRIER SEED IMS SYSTEM
  • Integrating seven process technologies in one system under vacuum cuts interconnect resistance in half
  • New materials engineering approaches increase chip performance and reduce power consumption
  • Latest system exemplifies Applied’s strategy to be the PPACt enablement company for customers

While size reduction benefits transistor performance, the opposite is true in the interconnect wiring: smaller wires have greater electrical resistance which reduces performance and increases power consumption. Without a materials engineering breakthrough, interconnect via resistance would increase by a factor of 10 from the 7nm node to the 3nm node, negating the benefits of transistor scaling.

Applied Materials has developed a new materials engineering solution called the Endura® Copper Barrier Seed IMS. It is an Integrated Materials Solution that combines seven different process technologies in one system under high vacuum: ALD, PVD, CVD, copper reflow, surface treatment, interface engineering and metrology. The combination replaces conformal ALD with selective ALD, eliminating a high-resistivity barrier at the via interface. The solution also includes copper reflow technology that enables void free gap fill in narrow features. Electrical resistance at the via contact interface is reduced by up to 50 percent, improving chip performance and power consumption, and enabling logic scaling to continue to 3nm and beyond. An animation of the process sequence can be viewed at this link: https://bit.ly/3g8HMe1.

“A smartphone chip has tens of billions of copper interconnects, and wiring already consumes a third of the chip’s power,” said Prabu Raja, Senior Vice President and General Manager of the Semiconductor Products Group at Applied Materials. “Integrating multiple process technologies in vacuum allows us to reengineer materials and structures so that consumers can have more capable devices and longer battery life. This unique, integrated solution is designed to accelerate the performance, power and area-cost roadmaps of our customers.”

The Endura Copper Barrier Seed IMS system is now being used by leading foundry-logic customers worldwide. Additional information about the system and other innovations for logic scaling will be discussed at Applied’s 2021 Logic Master Class being held today.

www.appliedmaterials.com

  Ask For More Information…

LinkedIn
Pinterest

Join the 155,000+ IMP followers